

# ARM-Cadence Encounter™ Reference Methodology Release Note

CORTEXMOINTEGRATION
Release RM7.1USR2
00rel1

Confidential Cadence Design Systems Inc

**MARCH 2009** 

#### COPYRIGHT NOTICE AND PROPRIETARY INFORMATION

COPYRIGHT (C)2007-2009 ARM LIMITED AND CADENCE DESIGN SYSTEMS, INC. ALL RIGHTS RESERVED.

THE ACCOMPANYING SOFTWARE AND DOCUMENTATION CONTAIN CONFIDENTIAL AND PROPRIETARY INFORMATION THAT IS THE PROPERTY OF ARM LIMITED AND ITS LICENSORS. NO PART OF THE SOFTWARE OR DOCUMENTATION MAY BE REPRODUCED, TRANSMITTED, OR TRANSLATED IN ANY FORM OR BY ANY MEANS, ELECTRONIC, MECHANICAL, OPTICAL OR OTHERWISE WITHOUT THE PRIOR WRITTEN PERMISSION OF ARM LIMITED. PLEASE REFER TO THE LICENSE AGREEMENT UNDER WHICH YOU RECEIVED THIS SOFTWARE FOR DETAILS ON YOUR APPLICABLE LICENSE RIGHTS, RESTRICTIONS AND CONDITIONS WHICH SHALL CONTROL OVER THE TERMS SET FORTH HEREIN.

#### RIGHT TO COPY DOCUMENTATION

EXCEPT WITH THE PRIOR WRITTEN PERMISSION OF ARM LIMITED COPIES OF THE DOCUMENTATION SHALL ONLY BE MADE FOR INTERNAL USE.

#### DISCLAIMER

THE ACCOMPANYING SOFTWARE AND DOCUMENTATION IS PROVIDED "AS IS" WITHOUT WARRANTY OF ANY KIND. ARM LIMITED AND ITS LICENSORS HEREBY DISCLAIM ALL EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE,

### TITLE AND NON INFRINGEMENT.

IN NO EVENT SHALL ARM LIMITED OR ITS LICENSORS BE LIABLE TO YOU OR ANY OTHER PARTY FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THE ACCOMPANYING SOFTWARE OR DOCUMENTATION, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.

## TABLE OF CONTENTS

| 1 R                   | Revision History     | 4 |
|-----------------------|----------------------|---|
| 2 R                   | Referenced Documents | 5 |
| 3 In                  | ntroduction          | 6 |
| 4 M                   | Aachine Requirements | 7 |
| 5 Errors and Warnings |                      | 8 |
| 5.1                   | Errors               | 8 |
| 5.2                   | Warnings             | 8 |

# **REVISION HISTORY**

| No.    | Description                  | Date        |
|--------|------------------------------|-------------|
| 00rel0 | RM7.1USR1 production release | April 2008  |
| 00rel1 | RM7.1USR2 production release | August 2008 |

# REFERENCED DOCUMENTS

| No. | Description                                            |
|-----|--------------------------------------------------------|
| 1   | ARM-Cadence Encounter Reference Methodology User Guide |
| 2   | Encounter User Guide, Product Version 7.1.2            |

## **INTRODUCTION**

This document is a release note for the ARM-Cadence Encounter Implementation Reference Methodology for implementing ARM CORTEXMOINTEGRATION microprocessor core. This document is specific to the iRM accompanying the current release of the RTL and information in it may change. For a full user guide and flow details see the user guides.

This methodology should allow users to quickly set up and take a core from RTL to GDSII without a detailed knowledge of all the tools used. For expert users, this document describes the steps in sufficient detail to allow users to make adjustments to the flow.

# MACHINE REQUIREMENTS

The ARM CORTEXMOINTEGRATION iRM was tested on 64bit opteron machines.

Users should expect runtimes in the order of 5 hours for the entire flow

## **ERRORS AND WARNINGS**

#### **Errors**

No errors found.

## Warnings

These warnings and others like them are expected and can be safely ignored. More detail is provided as appropriate.

cortexm0integration\_synthesis.log Warning: Replacing previously read Verilog description. [VLOGPT-6]Replacing Verilog description 'cm0\_acg' with Verilog module in file './../../misc/cells/fe\_tsmc090g\_sc-adv\_v10\_2007q4v2/cm0\_acg.v' on line 23, column 14.

Explanation: This warning occurs as the clock gating RTL description read from the RTL dir is overwritten by the hand instantiated description read in from the misc/cells directory.

cortexm0integration\_synthesis.log Warning: Unconnected bits of instance input port detected. [ELABUTL-124]: Unconnected bits of input port 'SI' of instance 'HANDINST\_rst\_sync0' of module 'SDFFRX1AD' in file './../../misc/cells/fe\_tsmc090g\_sc-adv\_v10\_2007q4v2/cm0\_reset\_sync.v' on line 55, column 33.

Explanation: This warning says that the SI port in hand-instantiated module is not connected. The SI port will be connected while connecting scan chains in the synthesis.

Warning: Ignored option. [DFT-127]: Specified source 'SE' matched an existing port/pin; ignoring option '-create\_port'.: A given option can be safely ignored.

Explanation: This warning states that since SE signal was already existing the RTL, synthesis tool will be using that signal instead of creating a new one.

cortexm0integration\_synthesis.log:Warning: The variant range of wire parameters is too large. [PHYS-12]

cortexm0integration\_synthesis.log:Warning: Relaxing an attribute value in the library. [LBR-39]

cortexm0integration\_synthesis.log:Warning: Ignored 'hdl\_ff\_keep\_feedback' and 'hdl\_ff\_keep\_explicit\_feedback' attributes. [CDFG-277]

cortexm0integration\_synthesis.log:Warning: Unreachable statements for case item. [CDFG-472]

cortexm0integration\_synthesis.log:Warning : Possible timing problems have been detected in this design. [TIM-11]

cortexm0integration\_synthesis.log:Warning: This attribute will be obsolete in a next major release. [TUI-32]

cortexm0integration\_synthesis.log:\*\*WARN: (TCLCMD-1013): The SDC set\_operating\_conditions assertion is not supported. Please use the Encounter setOpCond command to specify library and operating condition information. Use the setAnalysisMode command to control single vs. bestCase/worstCase vs. on-chip variation timing analysis. (File ./.rcenc \_29271cortexm0/rc2enc.sdc, Line 462323).

cortexm0integration\_synthesis.log:Warning : Annotated physical data will be ignored for timing analysis. [PHYS-256]

cortexm0integration\_synthesis.log:Warning: Cannot annotate physical data on this net. [PHYS-254]

cortexm0integration\_synthesis.log:Warning: Removing unused register. [CDFG-508]

cortexm0integration synthesis.log:Warning: Ignoring delay specifier. [VLOGPT-35]

cortexm0integration\_synthesis.log: \*\*WARN: (SOCLF-200): Pin 'A' in macro 'ANTENNAAD' has no ANTENNAGATEAREA attribute defined. cortexm0integration\_synthesis.log: WARNING: scanDEF chains have been created for analyzed top-level scan chains.

cortexm0integration\_synthesis.log:\*\*WARN: (SOCOPT-3465): The buffer cells were automatically identified. The command setBufFootPrint is ignored. If you want to use this manual setting, rerun encounter with dbgGPSAutoCellFunction set to 0.

cortexm0integration\_synthesis.log:\*\*WARN: (SOCDC-1159): Invalid input transition time. The default 0.1ps input transition time will be used.

cortexm0integration\_synthesis.log:\*\*WARN: (SOCEXT-2760): Layer M10 in the cap table is larger than max number of layers, 9, defined in the LEF file.

cortexm0integration\_synthesis.log:\*\*WARN: (SOCEXT-2771): Top layer, M10, of Via VIA\_9 in the cap table is larger than max number of layers, 9, defined in the LEF file.

cortexm0integration\_synthesis.log:\*\*WARN: (SOCEXT-2710): Cap table for M10 is ignored, the layer is not defined in the design.

cortexm0integration\_synthesis.log:\*\*WARN: (SOCOPT-3466): The inverter cells were automatically identified. The command setInvFootPrint is ignored. If you want to use this manual setting, rerun encounter with dbgGPSAutoCellFunction set to 0.

cortexm0integration\_floorplan.log:WARNING (CTE-25): Line: 9, 10 of File ../data/cortexm0integration\_constraints.sdc : Skipped unsupported command: set\_units

cortexm0integration\_floorplan.log:\*\*WARN: (SOCSP-5134): Setting cellInterval to 39.760 (microns) as a multiple of cell FILL2AD's

cortexm0integration\_floorplan.log:WARNING (SOCFP-0157): Provided Box is not fully inside CoreBox, might be modified to fit in.

cortexm0integration\_floorplan.log:\*\*WARN: (SOCPP-2008): AddStripe option remove\_floating\_stripe\_over\_block is ON so all fragmented stripes within a block will be removed.

cortexm0integration\_floorplan.log:\*\*WARN: (SOCPP-358): The bottom edge of the area you specified has been reset to bottom edge of design boundary: 0.00.

cortexm0integration\_floorplan.log:\*\*WARN: ViaGen Warning: intersection area too small to fit 1 cut, no via created:

cortexm0integration floorplan.log:\*\*WARN: ViaGen messages reach 100 limit, stop issuing.

cortexm0integration\_floorplan.log:\*\*WARN: (SOCSR-554): Top target layer is beyond top routing layer. Set top target layer to 1.

cortexm0integration\_placement.log:\*\*WARN: (SOCOPT-3186): \*\*\* switching analysis mode to "setAnalysisMode -usefulskew true" so that newly generated latencies are taken in account by the timing engine\*\*\*

cortexm0integration\_placement.log:\*\*WARN: (SOCOPT-3034): Optimization process capabilities limited due to 2 assigned nets

cortexm0integration\_placement.log: \*\*WARN: (SOCDC-1629): The variable rdaUseDefaultDelayLimit was set to 101. This is less than the default 1000 and may result in inaccurate results for high fanout nets. To change the variable, run command setUseDefaultDelayLimit.

cortexm0integration\_placement.log:\*\*WARN: (SOCOPT-3035): Optimization process capabilities limited due to 1 assigned net

cortexm0integration\_placement.log:\*\*WARN: (SOCOPT-3039): skewClock: latency file: latency\_file.sdc. Will be overwritten.

cortexm0integration\_cts.log: #WARNING (NRDB-812) Cuts within VIA VIA7\_4CUT violate adjacent cut spacing rule

cortexm0integration\_cts.log:#WARNING (NRCM-25) file .timing\_file.tif does not exist.

cortexm0integration\_cts.log: \*\*WARN: (SOCCK-661): Clock FCLK has multiple definitions in the clock tree specification file.

cortexm0integration\_cts.log:#WARNING (NRDB-187)

cortexm0integration\_cts.log:\*\*WARN: (TCLCMD-986): Clock waveform 'VCLK' cannot be used in propagated modes since this is a virtual clock. (File ../data/cortexm0integration\_propagated.sdc, Line 20679).

cortexm0integration\_cts.log: #WARNING (NRDB-812) Cuts within VIA VIA7\_4CUT violate adjacent cut spacing rule.

cortexm0integration\_cts.log:\*\*WARN: (SOCOPT-3050): setUsefulSkewMode -useCells in the .mode file is pointing to the cell CLKBUFX8AD which is set as dont\_use in the library. Be aware that usefulSkew algorithm will potentially insert such cell

This is due to fixed clock nets, these are cleaned up later in the flow

cortexm0integration\_route.log: \*\*WARN: (SOCOPT-3186): \*\*\* switching analysis mode to "setAnalysisMode -usefulskew true" so that newly generated latencies are taken in account by the timing engine\*\*\*

cortexm0integration\_route.log #WARNING (NRDB-874) Net u\_top/u\_core/mul\_res\_28 is completely routed, but has dangling wires. NanoRoute will remove these dangling wires.

cortexm0integration\_route.log. #WARNING (NRGR-22) Design is already detail routed.

cortexm0integration\_route.log:#WARNING (NRDR-123) Some nets are not detail routed. Can not do post route wire optimization (widening or spreading). Will do normal detail routing if possible.

cortexm0integration\_route.log:\*\*WARN: (SOCMF-125): Skip layer M8 due to missing FillMinWidth

cortexm0integration\_route.log:\*\*WARN: (SOCMF-138): Layer [1] Active spacing(600) should be greater than the value in LEF file. Program default change to (1220)

cortexm0integration\_route.log:\*\*WARN: (SOCEXT-3400): Option '-noReduce' is obsolete. Use option '-reduce 0.0' instead.

cortexm0integration\_si\_fixing.log: \*\*WARN: (SI-2086) Number of Timing Window Data ignored: 636 [load\_timing]

cortexm0integration\_si\_fixing.log:\*\*WARN: (SI-2129) Net DBGPWRDOWN (type 1) has no outputs; cannot analyze

cortexm0integration\_si\_fixing.log.\*\*WARN: (SDF-425): TIMESCALE in SDF file is not the same as the library time units. Automatically scaling delays by 0.001000 (Line 10)

cortexm0integration\_si\_fixing.log #WARNING (NRDB-51) SPECIAL\_NET \_FILLS\_RESERVED does not have connection and wire, ignore it.

cortexm0integration\_si\_fixing.log:\*\*WARN: (SOCEXT-3261): The timing is reset by command extractRC. Run command sdfln after command extractRC if you intend to use sdf file.

cortexm0integration\_si\_fixing.log #WARNING (NRDB-874 Repeated 20 times. Will be suppressed.) Net u\_top/u\_core/u\_ctl/u\_dec/n\_939 is completely routed, but has dangling wires. NanoRoute will remove these dangling wires file.

cortexm0integration\_si\_fixing.log:WARNING: The reportTA command is obsolete.

cortexm0integration\_si\_fixing.log:#WARNING (NRDB-51) SPECIAL\_NET \_FILLS\_RESERVED does not have connection and wire, ignore it.

cortexm0integration\_si\_fixing.log:\*\*WARN: (SI-2190) The default for report generation has changed from HTML to text. To generate an HTML report, specify the -html option to the generate\_report command. [reports]

cortexm0integration\_qrc.log:WARNING (EXTSNZ-114) : There are 20 vias which have non-zero center point.

cortexm0integration\_qrc.log:WARNING (EXTRDL-117) : There were 24 incomplete nets which have no pins,

Can be fixed using LPE spice netlists to make cdb's

cortexm0integration\_signoff\_bc.log:\*\*WARN: (SI-10036) There is no incremental delay for the net FE\_OFN1043\_IOBUF\_N\_42because no significant switchable attackers could be enabled. [ets]

cortexm0integration\_signoff\_bc.log: \*\*WARN: (SI-2239) The victim net u\_top/u\_core/mul\_res\_1 has a receiver, u\_top/u\_core/u\_dmx/g945:B (cell OR2X2AD), with a non-monotonic output waveform. The bumpy transition can cause incorrect delay uncertainty measurements to be reported. Perform ECO on this net to reduce the coupling capacitance. [ets]

cortexm0integration\_signoff\_bc.log:\*\*WARN: (SI-4557) 124 Nets have no outputs; they cannot be analyzed [process\_netlist]

cortexm0integration\_signoff\_bc.log:\*\*WARN: (SOCDB-2139): Input netlist has a cell BUFX11BA12TR which is marked dont\_use in the library.

cortexm0integration\_rtl\_vs\_netlist\_lec.log// Warning: (RTL14) Signal with fanin drive and no fanout load detected (occurrence:671)

cortexm0integration\_rtl\_vs\_netlist\_lec.log// Warning: (DIR6.1) Compiler directive ignored (occurrence:627)

cortexm0integration\_rtl\_vs\_netlist\_lec.log// Warning: (DIR6.2) Compiler directive supported (occurrence:1288)

cortexm0integration\_rtl\_vs\_netlist\_lec.log// Warning: (HRC3.8) Port positional association exist in instantiation (occurrence:304)

cortexm0integration\_rtl\_vs\_netlist\_lec.log// Warning: (RTL1.5b) Potential loss of RHS msb or carry-out bit (occurrence:5)

cortexm0integration\_rtl\_vs\_netlist\_lec.log// Warning: (RTL2.5) Undriven net is found (occurrence:2)

cortexm0integration\_rtl\_vs\_netlist\_lec.log// Warning: (RTL2.13) Undriven pin is found (occurrence:2)

cortexm0integration\_rtl\_vs\_netlist\_lec.log// Warning: (RTL14) Signal with fanin drive and no fanout load detected (occurrence:144)

cortexm0integration\_rtl\_vs\_netlist\_lec.log// Warning: (DIR6.2) Compiler directive supported (occurrence:45)

cortexm0integration\_rtl\_vs\_netlist\_lec.log// Warning: There are 2 undriven nets in Golden

cortexm0integration\_rtl\_vs\_netlist\_lec.log// Warning: There are 2 undriven pins in Golden

cortexm0integration\_rtl\_vs\_netlist\_lec.log// Warning: Golden root module is already at 'CORTEXM0'

cortexm0integration\_rtl\_vs\_netlist\_lec.log// Warning: (RTL2.5) Undriven net is found (occurrence:9)

cortexm0integration\_rtl\_vs\_netlist\_lec.log// Warning: (RTL2.13) Undriven pin is found (occurrence:6)

cortexm0integration\_rtl\_vs\_netlist\_lec.log// Warning: (RTL14) Signal with fanin drive and no fanout load detected (occurrence:235)

cortexm0integration\_rtl\_vs\_netlist\_lec.log// Warning: There are 6 undriven nets in Revised

cortexm0integration\_rtl\_vs\_netlist\_lec.log// Warning: There are 6 undriven pins in Revised

cortexm0integration\_rtl\_vs\_netlist\_lec.log// Warning: Revised root module is already at 'CORTEXM0'

cortexm0integration\_rtl\_vs\_netlist\_lec.log// Warning: Module 'VDW\_mult\_wall\_u32\_u32\_64' exists in Golden only. Skip it for hierarchical comparison

cortexm0integration\_rtl\_vs\_netlist\_lec.log// Warning: Revised module 'cortexm0integration\_core\_pfu\_CBAW0\_DBG1' has extra input(s): RC\_CG\_CLK\_PORT

cortexm0integration\_rtl\_vs\_netlist\_lec.log// Warning: Module 'cortexm0integration\_core\_pfu\_CBAW0\_DBG1' and 'cortexm0integration\_core\_pfu\_CBAW0\_DBG1' have mis-match ports

cortexm0integration\_rtl\_vs\_netlist\_lec.log// Warning: Revised module 'cortexm0integration\_core\_dec' has extra output(s): spu\_ctl\_raw[0]

cortexm0integration\_rtl\_vs\_netlist\_lec.log// Warning: Ports of module 'cortexm0integration\_nvic\_CBAW0\_OS1\_DBG1\_NUMIRQ32\_BE0\_WIC1\_WICLINES34' in Golden are declared with different direction from those in Revised

cortexm0integration\_rtl\_vs\_netlist\_lec.log// Warning: Primary input 'ctl\_i[9]' in Revised has no correspondence in Golden

cortexm0integration\_rtl\_vs\_netlist\_lec.log// Warning: Total black box modules referenced in Revised = 5

cortexm0integration\_rtl\_vs\_netlist\_lec.log// Warning: There are 2 undriven nets in Revised

cortexm0integration\_rtl\_vs\_netlist\_lec.log// Warning: There are 2 undriven pins in Revised

cortexm0integration\_rtl\_vs\_netlist\_lec.log// Warning: Golden and Revised have different numbers of key points:

cortexm0integration\_ampkg\_sdf\_worst.log:ncelab: \*W,SDFNET: Failed Attempt to annotate to non-existent timing check (PERIOD (negedge CK) (0)) of instance cortexm0.u\_cpu0.u\_cpu\_ram.u\_dside\_ram\_drive.douterram\_addr\_q\_reg\_0 of module SDFFQX1MA12TR <../data/cortexm0integration\_post\_route\_si.model.sdf, line 2420814>.

cortexm0integration\_vstorm2\_static.log: WARNING (EXTZCORE-102) : ignore\_shorts and port/label cmds are not compatible options.

cortexm0integration\_powermeter\_static.summary.log :Warning: 2 cell(s) in the design have Synopsys Timing Library models but do not have internal power data. Internal power will not be calculated for these cells:

**TIEHIAD** 

**TIELOAD** 

End